

# 带输出关断的13V, 10A全集成同步升压转换器

#### ■ 特点

- ・输入电压范围V<sub>IN</sub>: 2.7V-13V
- ・输出电压范围V<sub>OUT</sub>: 4.5V-13V
- ·可编程峰值电流: 10A
- 高转换效率:
  93% (V<sub>IN</sub> = 7.4V, V<sub>OUT</sub>=12V, I<sub>OUT</sub>=3A)
  92% (V<sub>IN</sub> = 3.6V, V<sub>OUT</sub>=9V, I<sub>OUT</sub>=1A)
- ·轻载条件下两种调制方式:脉频调制(PFM)和 强制脉宽调试(PWM)
- ·集成输出关断的栅极驱动
- ·低关断功耗,关断电流1uA
- ・可调节的开关频率: 200k-1.4M
- ·可编程软启动
- ・输出过压 (14V)、逐周期过流、热关断等保护

·便携式音箱

·POS机终端

·电子烟

·DFN20L, 4.5mm\*3.5mm 无铅超薄封装

#### ■ 应用

- ・无线音箱
- ・快充移动电源
- ·USB TYPE-C 电源传输 ·拉杆音箱
- · 平板电脑, 笔记本电脑

#### ■ 典型应用图

#### ■ 概述

HT7167是一款高功率、全集成升压转换器,带有 负载关断功能的栅极驱动,集成16mΩ功率开关管和 23mΩ同步整流管,为便携式系统提供高效的小尺寸 解决方案。

HT7167具有2.7V至13V宽输入电压范围,可为采 用单节或两节锂电池的应用提供支持。该器件具备 10A开关电流能力,并且能够提供13V的输出电压。

HT7167采用自适应恒定关断时间峰值电流控制 拓扑结构来调节输出电压。在中等到重负载条件下, HT7167工作在PWM 模式。在轻负载条件下,该器件 可通过MODE引脚选择下列两种工作模式之一。一种 是可提高效率的PFM模式;另一种是可避免因开关频 率较低而引发应用问题的强制PWM模式。PWM模式 下,HT7167的开关频率可通过外部电阻调节,支持 200kHz至1.4MHz的范围。

HT7167还支持可编程的软启动,以及可调节的 开关峰值电流限制。另外,HT7167集成了输出关断功 能的栅极驱动,在SD状态,可完全断开输入电源。

此外,该器件还提供有14V输出过压保护、逐周 期过流保护和热关断保护。







# 13V,10A Fully-Integrated Synchronous Boost Converter with Load Disconnect Control

### FEATURES

- Input voltage range V\_IN: 2.7V to 13V
- Output voltage range VOUT: 4.5V to 13V
- Programmable switch peak current limit: up to 10A
- High Efficiency
  93% (V<sub>IN</sub> = 7.4V, V<sub>OUT</sub>=12V, I<sub>OUT</sub> =3A)
  92% (V<sub>IN</sub> = 3.6V, V<sub>OUT</sub>=9V, I<sub>OUT</sub> =1A)
- 2 modulation mode available: PFM or PWM mode at light load
- Integrated gate driver for load disconnect and output short protection
- 1.0µA current consumption during shutdown
- · Adjustable switching frequency: 200k to 1.4MHz
- Programmable soft start

 $\cdot\,$  Output overvoltage protection (at 14V), cycle-by-cycle overcurrent protection, thermal shutdown protection

• Pb-free Packages, DFN20L, 4.5mm\*3.5mm

### APPLICATIONS

- · Wireless/ Speakers · Portable Speakers
- · Quick Charge Power Bank · E-Cigarette
- · Power Interface (USB Type-C, Thunderbolt)
- POS Terminal
  Tablet PC/Note Book

### TYPICAL APPLICATION

### DESCRIPTION

The HT7167 is a high-power density, fully integrated synchronous boost converter with a  $16m\Omega$  power switch and a  $23m\Omega$  rectifier switch to provide a high efficiency and small size solution in portable systems. The HT7167 has wide input voltage range from 2.7 V to 13 V to support applications with single cell and two cell Lithium batteries. The device has 10A switch current capability and can provide an output voltage up to 13V.

The HT7167 uses adaptive constant off-time peak current control topology to regulate the output voltage. In moderate to heavy load condition, it works in the PWM mode. In light load condition, the device has two operation modes selected by the MODE pin. One is PFM mode to improve the efficiency and another one is the forced PWM mode to avoid application problems caused by low switching frequency. The switching frequency in the PWM mode is adjustable ranging from 200kHz to 1.4MHz by an external resistor.

HT7167 could isolate the output from input side when shut down by a gate drive output disconnecting external FET, so that the load current consumption could be limited.

The HT7167 also implements a programmable softstart function and an adjustable switching peak current limit function. In addition, the device provides 14V output overvoltage protection, cycleby-cycle overcurrent protection, and thermal shutdown protection.





#### TERMINAL CONFIGURATION



### ■ TERMINAL FUNCTION

| Terminal<br>No. | NAME | I/O <sup>*1</sup> | Description                                                                                                                                                                                                     |
|-----------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | VCC  | 0                 | Output of the internal regulator. A ceramic capacitor of 2.2uF is required between this pin and ground.                                                                                                         |
| 2               | EN   | I                 | Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode.                                                                                   |
| 3               | FSW  | I                 | The switching frequency is programmed by a resister between this pin and the SW pin.                                                                                                                            |
| 4/5/6/7         | SW   | PWR               | The switching node pin of the converter.                                                                                                                                                                        |
| 8               | BOOT | 0                 | Power supply for high-side MOSTFET gate driver. A ceramic capacitor of $0.1\mu$ F must be connected between this pin and the SW pin.                                                                            |
| 9               | VIN  |                   | IC power supply input.                                                                                                                                                                                          |
| 10              | SS   | 0                 | Soft-start programming pin. An external capacitor connected to ground sets the ramp rate of the internal error amplifier's reference voltage during soft-start                                                  |
| 11              | DIS  | 0                 | A gate drive output for the external disconnect FET. Connect the DISDRV pin to the gate of the external FET. Leave it floating if not using the load disconnect function.                                       |
| 12              | NC   | -                 | No connection inside the device. Connect these two pins to ground plane on the PCB for good thermal dissipation.                                                                                                |
| 13              | MODE | Ι                 | Operation mode selection pin for the device in light load condition.<br>When this pin is connected to ground, the device works in PWM<br>mode. When this pin is left floating, the device works in PFM<br>mode. |
| 14/15/16        | VOUT | PWR               | Boost converter output.                                                                                                                                                                                         |
| 17              | FB   |                   | Voltage feedback.                                                                                                                                                                                               |
| 18              | COMP | 0                 | Output of the internal error amplifier, the loop compensation network should be connected between this pin and the AGND pin.                                                                                    |
| 19              | ILIM | I                 | Adjustable switch peak current limit. An external resister should be connected between this pin and the AGND pin.                                                                                               |
| 20              | AGND | -                 | Signal ground of the IC.                                                                                                                                                                                        |
| 0               | PGND | PWR               | Power ground of the IC.                                                                                                                                                                                         |



#### ORDERING INFORMATION

| Part Number | Package Type | Marking | Operating<br>Temperature Range | Shipping Package /<br>MOQ  |
|-------------|--------------|---------|--------------------------------|----------------------------|
| HT7167DNER  | DFN20L       | HT7167  | -40°C∼85°C                     | Tape and Reel /<br>5000PCS |

### ELECTRICAL CHARACTERISTIC

#### • Absolute Maximum Ratings<sup>\*2</sup>

| PARAMETER                            |                         |                 | MIN  | MAX  | UNIT |
|--------------------------------------|-------------------------|-----------------|------|------|------|
|                                      | BOOT                    |                 | -0.3 | SW+7 |      |
| Voltago rongo                        | SW, FSW, VOUT, DIS, VIN | / <sub>IN</sub> |      | 14.2 | V    |
| voltage range                        | EN, VCC, SS, COMP, MODE | /               | -0.3 | 7    | v    |
|                                      | ILIM, FB                |                 | -0.3 | 3.6  |      |
| Operating temperature range          |                         | TA              | -40  | 85   | °C   |
| Operating junction temperature range |                         | TJ              | -40  | 150  | °C   |
| Storage temperature range            |                         | TSTG            | -50  | 150  | °C   |

#### • Recommended Operating Conditions

| PARAMETER                           | Symbol          | CONDITION | MIN  | TYP | MAX  | UNIT |
|-------------------------------------|-----------------|-----------|------|-----|------|------|
| Input power voltage range           | Vin             |           | 2.7  |     | 13.2 | V    |
| IC power supply voltage range       | V <sub>IN</sub> |           | 2.7  |     | 13.2 | V    |
| Output voltage range                | Vout            |           | 4.5  |     | 20   | V    |
| Inductance, effective value         | L               |           | 0.47 | 2.2 | 10   | μH   |
| Input capacitance, effective value  | Cı              |           | 10   |     |      | μF   |
| Output capacitance, effective value | Co              |           | 6.8  | 47  | 1000 | μF   |
| Operating temperature               | Ta              |           | -40  | 25  | 85   | °C   |
| Operating junction temperature      | TJ              |           | -40  |     | 125  | °C   |

<sup>&</sup>lt;sup>2</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.



### • Electrical Characteristics<sup>-3</sup>

Condition: Ta =  $25^{\circ}$ C, V<sub>IN</sub> = 2.7V-13.2V, V<sub>OUT</sub>=4.5-13.2V, unless otherwise specified.

**Power Supply** 

| PARAMETER                                         | Symbol          | CONDITION                                          | MIN | TYP | MAX  | UNIT |
|---------------------------------------------------|-----------------|----------------------------------------------------|-----|-----|------|------|
| Input power voltage range                         | VIN             |                                                    | 2.7 |     | 13.2 | V    |
| IC power supply voltage range                     | V <sub>IN</sub> |                                                    | 2.7 |     | 13.2 | V    |
| Under-voltage lockout                             |                 | VIN rising                                         |     |     | 2.7  | V    |
| (UVLO) threshold                                  | VIN_UVLO        | VIN falling                                        |     |     | 2.5  | V    |
| VIN UVLO hysteresis                               | VIN_HYS         |                                                    |     | 200 |      | mV   |
| VCC UVLO threshold                                | Vcc_uvlo        |                                                    |     | 2.1 |      | V    |
| Operating quiescent current from V <sub>IN</sub>  |                 | IC enabled, no load, $V_{FB} = 1.3V$ , $V_{OUT} =$ |     | 1   |      |      |
| Operating quiescent current from V <sub>OUT</sub> | Q               | 12V                                                |     | 120 |      | uA   |
| Shutdown current into V <sub>IN</sub>             | Isd             | IC disabled, no load, no feedback resistor divider |     | 1   |      | uA   |
| VCC regulation                                    | Vee             | $V_{IN} = 3.6V, V_{OUT} = 12V, light load$         |     | 5.6 |      | V    |
|                                                   | Vcc             | VIN = 3.6V, VOUT = 12V, ILOAD = 0.5A               |     | 5.2 |      | V    |

#### EN and Mode Input

| PARAMETER                        | Symbol             | CONDITION | MIN | TYP | MAX | UNIT |
|----------------------------------|--------------------|-----------|-----|-----|-----|------|
| EN high threshold<br>voltage     | VENH               |           | 1.5 |     |     | V    |
| EN low threshold<br>voltage      | V <sub>ENL</sub>   |           |     |     | 0.4 | V    |
| EN internal pull-down resistance | R <sub>EN</sub>    |           |     | 800 |     | kΩ   |
| MODE high threshold<br>voltage   | VMODEH             |           | 4   |     |     | V    |
| MODE low threshold voltage       | V <sub>MODEL</sub> |           |     |     | 1.5 | V    |
| MODE internal pull-up resistance | RMODE              |           |     | 800 |     | kΩ   |

#### OUTPUT

| PARAMETER                          | Symbol           | CONDITION      | MIN   | TYP   | MAX   | UNIT |
|------------------------------------|------------------|----------------|-------|-------|-------|------|
| Output voltage range               | V <sub>OUT</sub> | Freq = 500 kHz | 4.5   |       | 13.2  | V    |
| Output overvoltage protection      | V <sub>OVP</sub> |                |       | 14.2  |       | V    |
| Reference voltage at<br>the FB pin | VREF             |                | 1.186 | 1.204 | 1.222 | V    |
| Soft-start charging<br>current     | lss              |                |       | 5     |       | uA   |

#### ERROR AMPLIFIER

| PARAMETER                          | Symbol              | CONDITION                                                                | MIN | TYP | MAX | UNIT |
|------------------------------------|---------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| COMP pin sink current              | I <sub>SINK</sub>   | $V_{FB} = V_{REF}$ +200 mV, $V_{COMP}$ = 1.5 V                           |     | 20  |     | uA   |
| COMP pin source<br>current         | ISOURCE             | $V_{FB} = V_{REF} - 200 \text{ mV}, V_{COMP} = 1.5 \text{ V}$            |     | 20  |     | uA   |
| High clamp voltage at the COMP pin | V <sub>CC_LPH</sub> | $V_{FB}$ = 1 V, $R_{ILIM}$ = 100 k $\Omega$                              |     | 2.3 |     | V    |
| Low clamp voltage at the COMP pin  | V <sub>CC_LPL</sub> | $V_{FB} = 1.5 \text{ V}, \text{ R}_{\text{ILIM}} = 100 \text{ k}\Omega,$ |     | 1.4 |     | V    |
| Error amplifier transconductance   | GEA                 | V <sub>COMP</sub> = 1.5 V                                                |     | 190 |     | uA/V |

<sup>&</sup>lt;sup>3</sup> Depending on parts and pattern layout, characteristics may be changed



| PARAMETER                           | Symbol              | CONDITION                                                                                                           | MIN | TYP   | MAX | UNIT |  |  |  |
|-------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|--|--|--|
| POWER SWITCH                        |                     |                                                                                                                     |     |       |     |      |  |  |  |
| MOSFET on-                          | Base                | High-side MOSFET                                                                                                    |     | 23    |     | mΩ   |  |  |  |
| resistance                          | RDS(on)             | Low-side MOSFET                                                                                                     |     | 16    |     | mΩ   |  |  |  |
| CURRENT LIMIT                       |                     |                                                                                                                     |     |       |     |      |  |  |  |
| Peak switch current                 | L                   | R <sub>ILIM</sub> = 100 kΩ,                                                                                         |     | 10.6  |     | ^    |  |  |  |
| limit                               | ILIM                | $R_{ILIM} = 120 \text{ k}\Omega,$                                                                                   |     | 9.0   |     | A    |  |  |  |
| Reference voltage at the ILIM pin   | VILIM               |                                                                                                                     |     | 1.204 |     | V    |  |  |  |
| SWITCHING FREQUEN                   | ICY                 |                                                                                                                     |     |       |     |      |  |  |  |
| Switching frequency                 | fsw                 | $R_{FREQ} = 200 \text{ k}\Omega,  V_{IN} = 5 \text{V},  V_{OUT} = 12 \text{V}$                                      |     | 660   |     | kHz  |  |  |  |
| Minimum on-time                     | t <sub>ON_min</sub> | $R_{\text{FREQ}} = 200 \text{ k}\Omega, \text{ V}_{\text{IN}} = 3.6 \text{V}, \text{ V}_{\text{OUT}} = 12 \text{V}$ |     | 190   |     | ns   |  |  |  |
| GATE DRIVER FOR LC                  | AD DISCON           | IECT                                                                                                                |     |       |     |      |  |  |  |
| Driver current for the external FET | Igd_sink            |                                                                                                                     |     | 60    |     | uA   |  |  |  |
| THERMAL SHUTDOWN                    |                     |                                                                                                                     |     |       |     |      |  |  |  |
| Thermal shutdown threshold          | T <sub>SD</sub>     |                                                                                                                     |     | 150   |     | °C   |  |  |  |
| Thermal shutdown hysteresis         | T <sub>SD_HYS</sub> |                                                                                                                     |     | 20    |     | °C   |  |  |  |

### • Voltage Setting Reference for HT7167

| Input<br>Power       | Referred Max<br>Input Current<br>(RMS Value) | Input<br>Voltage    | Output<br>Voltage | Referred Max<br>Output Current<br>(RMS Value) | Output<br>Power         | Efficiency | Pull-up<br>resistor<br>from FB | Pull-down<br>resistor<br>from FB |
|----------------------|----------------------------------------------|---------------------|-------------------|-----------------------------------------------|-------------------------|------------|--------------------------------|----------------------------------|
| P <sub>PIN</sub> (W) | I <sub>PIN</sub> (A)                         | V <sub>IN</sub> (V) | Vout(V)           | Iout(A)                                       | <b>Р</b> оит <b>(W)</b> | η(%)       | R <sub>UP</sub> (Ω)            | $R_{DN}(\Omega)$                 |
| 30.0                 | 8.4                                          | 3.6                 | 7.3               | 3.5                                           | 25.7                    | 85.5%      | 510k                           | 100k                             |
| 31.8                 | 8.8                                          | 3.6                 | 9.3               | 2.8                                           | 26.1                    | 82.2%      | 510k                           | 75k                              |
| 32.1                 | 8.9                                          | 3.6                 | 12.2              | 2.2                                           | 26.8                    | 83.4%      | 510k                           | 56k                              |
| 44.5                 | 8.9                                          | 5.0                 | 7.3               | 5.5                                           | 39.2                    | 88.0%      | 510k                           | 100k                             |
| 43.5                 | 8.7                                          | 5.0                 | 9.3               | 4.0                                           | 37.3                    | 85.8%      | 510k                           | 75k                              |
| 46.2                 | 9.2                                          | 5.0                 | 12.2              | 3.2                                           | 39.4                    | 85.2%      | 510k                           | 56k                              |
| 67.2                 | 9.1                                          | 7.4                 | 9.3               | 6.5                                           | 60.5                    | 90.1%      | 510k                           | 75k                              |
| 68.5                 | 9.3                                          | 7.4                 | 12.2              | 5.0                                           | 60.8                    | 88.8%      | 510k                           | 56k                              |



### ■ TYPICAL OPERATING CHARACTERISTICS

 $Condition: \ L = 2.2 uH, \ R_{ILIM} = 100 k, \ \ R_{FREQ} = 200 k, \ Output \ Capacitor = 1 uF // 10 uF // 220 uF, \ otherwise \ specified.$ 















### APPLICATION INFORMATION

1. Typical Application



#### 2. Feature Description

### 2.1. Functional Modes (Mode pin)

#### Operation

The synchronous boost converter HT7167 operates at a quasi-constant frequency pulse width modulation (PWM) in moderate to heavy load condition. Based on the  $V_{IN}$  to  $V_{OUT}$  ratio, a circuit predicts the required off-time of the switching cycle. At the beginning of each switching cycle, the low-side N-MOSFET switch is turned on, and the inductor current ramps up to a peak current that is determined by the output of the internal error amplifier. After the peak current is reached, the current comparator trips, and it turns off the low-side N-MOSFET switch and the inductor current goes through the body diode of the high-side N-MOSFET in a dead-time duration. After the dead-time duration, the high-side N-MOSFET switch is turned on. Because the output voltage is higher than the input voltage, the inductor current decreases. The high-side switch is not turned off until the fixed off-time is reached. After a short dead-time duration, the low-side switch turns on again and the switching cycle is repeated.

In light load condition, the HT7167 implements two operation modes, PFM mode and forced PWM mode, to meet different application requirements. The operation mode is set by the status of the MODE pin. When the MODE pin is connected to ground, the device works in the forced PWM mode. When the MODE pin is left floating, the device works in the PFM mode, which is the recommended mode.

#### **PWM Mode**

In the forced PWM mode, the HT7167 keeps the switching frequency unchanged in light load condition. When the load current decreases, the output of the internal error amplifier decreases as well to keep the inductor peak current down, delivering less power from input to output. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. The high-side N-MOSFET is not turned off even if the current through the MOSFET is zero. Thus, the inductor current changes its direction after it runs to zero. The power flow is from output side to input side. The efficiency will be low in this mode. But with the fixed switching frequency, there is no audible noise and other problems which might be caused by low switching frequency in light load condition.

#### **PFM Mode**

The HT7167 improves the efficiency at light load with the PFM mode. When the converter operates in light load condition, the output of the internal error amplifier decreases to make the inductor peak current down, delivering less power to the load. When the output current further reduces, the current through the inductor



will decrease to zero during the off-time. Once the current through the high side N-MOSFET is zero, the high-side MOSFET is turned off until the beginning of the next switching cycle. When the output of the error amplifier continuously goes down and reaches a threshold with respect to the peak current of ILIM / 12, the output of the error amplifier is clamped at this value and does not decrease any more. If the load current is smaller than what the HT7167 delivers, the output voltage increases above the nominal setting output voltage. The HT7167 extends its off time of the switching period to deliver less energy to the output and regulate the output voltage to 0.7% higher than the nominal setting voltage. With the PFM operation mode, the HT7167 keeps the efficiency above 80% even when the load current decreases to 1 mA. In addition, the output voltage ripple is much smaller at light load due to low peak current.

### 2.2. Enable and Startup (EN and SS pin)

The HT7167 has an adjustable soft start function to prevent high inrush current during start-up. To minimize the inrush current during start-up, an external capacitor, connected to the SS pin and charged with a constant current, is used to slowly ramp up the internal positive input of the error amplifier. The larger the capacitance at the SS pin, the slower the ramp of the output voltage and the longer the soft-start time. A 47-nF capacitor is usually sufficient for most applications.

When the EN pin is pulled into logic low (below 0.4V), the HT7167 goes into the shutdown mode and stops switching. Only when EN pin is pulled into logic high (above 1.5V), the HT7167 works.

### 2.3. Adjustable Switching Frequency (FSW pin)

This device features a wide adjustable switching frequency ranging from 200 kHz to 1.4MHz. The switching frequency is set by a resistor ( $R_{FREQ}$ ) connected between the FSW pin and the SW pin of the HT7167.  $R_{FREQ}$  must always be connected from the FSW pin to SW pin for proper operation.  $R_{FREQ}$  can be calculated by:

$$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{FREQ}}$$

where

- R<sub>FREQ</sub> is the resistance connected between the FSW pin and the SW pin.
- C<sub>FREQ</sub> = 23pF.
- *f*<sub>SW</sub> is the desired switching frequency.
- t<sub>DELAY</sub> = 89 ns.
- V<sub>IN</sub> is the input voltage.
- VOUT is the output voltage.

NOTE: A resistor value of 180-300k is recommended for RFREQ to get a fsw of around 450-700kHz.

### 2.4. Load Disconnect Gate Driver (DIS pin)

The HT7167 provides a DIS pin to drive the external FET at the output side, which completely disconnects the output from the input end during shutdown or output short happens. During the device's start-up phase, the disconnect FET is controlled by the gate driver voltage of the external disconnect FET, there is an internal  $60\mu$ A (typical) sink current. The load disconnect FET connection is shown as Figure 1. Do make sure that Cour2 should be no larger than 10 x Cour1 to avoid the inrush current when turning on the disconnect FET.





Figure 1 Load Disconnect FET Connection

The FET parameter should be considered as follows:

- The drain-to-source voltage rating VDS should be higher than the output max. voltage VOUT.
- The drain-to-source RMS current rating  $I_{DS}(RMS)$  should be higher than the maximum output current.

The driver voltage and turn on / off timing can be set via the resistor  $R_{GATE}$  and capacitor  $C_{GATE}$  connecting between with the DIS pin and the source of the external FET. 150K and 22nF can be used in most cases.

To set the C<sub>GATE</sub>, the following equation can be used:

$$C_{GATE} \approx C_{GS\_PFET} = \frac{T_{ON\_PFET} \times I_{DIS\_PFET}}{V_{TH\_PFET}}$$

where

•  $C_{GS\_PFET}$  is the total gate capacitance of connected between gate and source external FET. (including the self-gate-source capacitance of the FET). The maximum capacitance  $C_{GS\_PFET}$  should be < 100nF.

- Ton\_PFET is the turn on time of external FET. The max Ton\_PFET should not exceed 3ms
- IDIS\_PFET is the discharge current inside of HT7167, it is 60µA typically.
- +  $V_{\text{TH\_PFET}}$  is the gate threshold of external FET.

To set the R<sub>GATE</sub>, the following equation can be used:

$$R_{GATE} = \frac{V_{GATE}}{I_{DIS\ PFET}}$$

While DIS is not used, it can be connected to GND so that a more integral GND plane can be achieved to decrease the loop of output peak current.

### 2.5. Adjustable Peak Current Limit (ILIM pin)

To avoid an accidental large peak current, an internal cycle-by-cycle current limit is adopted. The low-side switch is turned off immediately as soon as the switch current touches the limit. The peak switch current limit can be set by a resistor ( $R_{ILIM}$ ) at the ILIM pin to ground. The relationship between the current limit and the resistance is as follows:

$$I_{LIM} = \frac{1070000}{R_{ILIM}}$$



### 2.6. Output Voltage Setting (FB pin)

The output voltage is set by an external resistor divider ( $R_{UP}$ ,  $R_{DN}$  in the Typical Application Circuit). To get the output voltage  $V_{OUT}$ , the Value of  $R_{UP}$  and  $R_{DN}$  can be calculated as:

$$V_{OUT} = V_{REF} \times (1 + \frac{R_{UP}}{R_{DN}})$$

Where  $V_{REF} = 1.204V$ .

Some typical output voltages can be set as the following parameters.

| <b>ν</b> ουτ <b>(ν)</b> | Rup(Ω) | R <sub>DN</sub> (Ω) |
|-------------------------|--------|---------------------|
| 5.3                     | 510k   | 150k                |
| 7.4                     | 510k   | 100k                |
| 9.4                     | 510k   | 75k                 |
| 12.2                    | 510k   | 56k                 |

### 2.7. Inductor Selection (SW pin)

Because the selection of the inductor affects the power supply's steady state operation, transient behavior, loop stability, and boost converter efficiency, the inductor is the most important component in switching power regulator design. Three most important specifications to the performance of the inductor are the inductor value, DC resistance, and saturation current.

To be simplified, the inductor value can be set as 2.2uH which can be used in most cases.

The rated current, especially the saturation current should be larger than the peak current during the whole operation. The peak current can be calculated as follows.

$$\begin{split} I_{Lpeak} &= I_{DC} + \frac{I_{PP}}{2} \\ I_{DC} &= \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta} \\ I_{PP} &= \frac{1}{L \times (\frac{1}{V_{OUT} - V_{IN}} + \frac{1}{V_{IN}}) \times f_{SW}} \end{split}$$

Boost converter efficiency is affected significantly by the inductor's DC resistance (DCR), equivalent series resistance (ESR) at the switching frequency, and the core loss. An inductor with lower DCR and ESR would increase the efficiency significantly.

The inductor should be placed as close as possible to the SW pin. For a lower EMI radiation, connecting a resistor and a capacitor in series to the ground would be helpful. 10hm resistor and 10nF capacitor would be recommended in most cases.

### 2.8. Input Capacitor Selection (VIN, VCC pin)

For good input voltage filtering and small voltage ripple (less than 100mV is required), we recommend low-ESR capacitors of 1uF//10uF//10uF//470uF ("//" represents paralleled) be placed as close as possible to the inductor.

The V<sub>IN</sub> pin is the power supply for the HT7167, a 1uF paralleled with 10uF ceramic capacitor should be placed as close as possible to the V<sub>IN</sub> pin. Notice that the maximum voltage of V<sub>IN</sub> should be lower than 13V. A resistor of 100R is recommended between input power supply and V<sub>IN</sub> pin so that the power supply of HT7167 would be more stable. An extensive power supply such as the logic power supply connecting to V<sub>IN</sub> would be another choice.

The VCC pin is the output of internal LDO. A ceramic capacitor of 2.2uF is required at the VCC pin to get a stable operation of LDO.



### 2.9. Output Capacitor Selection (Vout pin)

To be simplified, we recommend low-ESR capacitors of 1uF//10uF//10uF//470uF ("//" represents paralleled) be placed as close as possible to VOUT pin for small output voltage ripple.

Capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance.

In detail, for the require output voltage ripple, use the following equations to calculate the minimum required effective capacitance  $C_{\text{OUT}}$ 

$$V_{ripple\_dis} = \frac{(V_{OUT} - V_{IN_{MIN}}) \times I_{OUT}}{V_{OUT} \times f_{SW} \times C_{OUT}}$$
$$V_{ripple\_ESR} = I_{Lpeak} \times R_{C\_ESR}$$

#### Where

- V<sub>ripple\_dis</sub> is output voltage ripple caused by charging and discharging of the output capacitor.
- Vripple\_ESR is output voltage ripple caused by ESR of the output capacitor.
- VIN\_MIN is the minimum input voltage of boost converter..
- VOUT is the output voltage ...
- IOUT is the output current.
- I<sub>Lpeak</sub> is the peak current of the inductor.
- $f_{SW}$  is the converter switching frequency.
- RC\_ESR is the ESR of the output capacitors.

### 2.10. Loop Stability (COMP pin)

The HT7167 requires external compensation, which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external compensation network comprised of resister  $R_c$ , ceramic capacitors  $C_c$  and  $C_P$  is connected to the COMP pin.

To be simplified,  $R_C$  is 56k $\Omega$ ,  $C_C$  is 3.3nF, and  $C_P$  can be floating. But notice that this setting can only be adopted in most cases. In detail, the compensation network parameters can be calculated as follows.

(1) Set the cross over frequency,  $f_c$ 

The first step is to set the loop crossover frequency,  $f_{\rm C}$ . The higher crossover frequency, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency,  $f_{\rm SW}$ , or 1/5 of the RHPZ frequency,  $f_{\rm RHPZ}$ . It's proper to use a fixed parameter of 10kHz for  $f_{\rm C}$ .

$$f_{RHPZ} = \frac{R_0 \times (1-D)^2}{2\pi \times L}$$

(2) Set the compensation resistor, Rc.

$$R_{C} = \frac{2\pi \times V_{OUT} \times R_{sense} \times f_{C} \times C_{O}}{(1 - D) \times V_{REF} \times G_{EA}}$$

(3) Set the compensation zero capacitor,  $C_{\rm C}$ 

$$C_C = \frac{R_O \times C_O}{2 \times R_C}$$

(4) Set the compensation pole capacitor,  $C_{\mathsf{P}}$ 

$$C_P = \frac{R_{ESR} \times C_O}{R_C}$$



If the  $C_P$  is less than 10pF, it can be left open.

- Ro is the output load resistance.
- D is the switching duty cycle. 1 D =  $V_{IN}$  /  $V_{OUT}$
- $R_{sense}$  is the equivalent internal current sense resistor, which is 0.084  $\Omega$ .
- Co is output capacitor.
- VREF is the reference voltage at the FB pin, which is 1.204V.
- GEA is the amplifier's transconductance, which is 190uA/V.
- RESR is the equivalent series resistance of the output capacitor.

### 2.11. Selecting the Bootstrap Capacitor (BOOT pin)

The bootstrap capacitor (C<sub>BST</sub>) between the BOOT and SW pin supplies the gate current to charge the high-side FET device gate during each cycle's turn-on and supplies charge for the bootstrap capacitor. The recommended value of the bootstrap capacitor is  $0.1\mu$ F to  $1\mu$ F. C<sub>BST</sub> should be a good quality, low ESR, ceramic capacitor located at the pins of the device to minimize potentially damaging voltage transients caused by trace inductance. A value of  $0.1\mu$ F can be used in most cases.

### 2.12. Protection Function

### **Under-voltage Lockout (UVLO)**

The UVLO circuit prevents the device from malfunctioning at low input voltage and the battery from excessive discharge. The HT7167 has both V<sub>IN</sub> UVLO function and VCC UVLO function. It disables the device from switching when the falling voltage at the V<sub>IN</sub> pin trips the UVLO threshold V<sub>IN\_UVLO</sub>, which is typically 2.4V. The device starts operating when the rising voltage at the VIN pin is 200mV above the V<sub>IN\_UVLO</sub>. It also disables the device when the falling voltage at the VCC pin trips the UVLO threshold V<sub>CC\_UVLO</sub>, which is typically 2.1V.

#### **Over-voltage Protection**

If the output voltage at the VOUT pin is detected above 14.2 V (typical value), the HT7167 stops switching immediately until the voltage at the VOUT pin drops the hysteresis value lower than the output overvoltage protection threshold. This function prevents overvoltage on the output and secures the circuits connected to the output from excessive overvoltage.

#### **Thermal Shutdown**

A thermal shutdown is implemented to prevent damages due to excessive heat and power dissipation. Typically, the thermal shutdown happens at a junction temperature of 150°C. When the thermal shutdown is triggered, the device stops switching until the junction temperature falls below typically 130°C, then the device starts switching again.



### 3. Application Notes

#### 3.1. Radiated EMI Reduction

#### (1) Minimize High di/dt Path Loop Area

EMI Starts off from high di/dt loops. The high di/dt critical path locates as the red circle showed in the following figure. The output capacitor should be placed as close to the VOUT pin as possible resulting in minimum area of the high di/dt loop.

The DIS pin (when not used) and NC pin can be connected to PGND ground plane which is good for thermal dissipation, can reduce the impedance of the return path and make the placement of the output capacitors easier.



Figure 2 Critical Path Layout

#### (2) PCB Trace and Ground Plane

High trace inductance leads to poor radiation EMI. The inductance of a PCB trance is a function of its length and width. So, increase the trace width and decrease the trace length will significantly decrease the radiation EMI.

Meanwhile, good designed ground planes will help decrease the radiation EMI too:

- Placing a solid ground plane with minimum distance to the critical trace;
- Wider and bigger ground plane result in smaller signal trace inductance;
- Thinner insulation thickness between the ground plane and the signal traces also results in smaller inductance;

#### (3) RC Snubber

Adding an RC snubber across the SW pin and the power ground can help reduce the radiation EMI levels. The RC snubber should be placed as close as possible to the switching node and the power ground.



Figure 3 Placement of RC Snubber

The aim of the snubber resistor RS is to add sufficient damping to the parasitic resonant circuit. The value of  $R_S$  depends on the desired damping factor and the parasitic inductor  $I_P$  and parasitic capacitor  $C_P$  of the circuit:

$$\mathbf{R}_S = \frac{1}{\xi} \times \sqrt{\frac{L_P}{C_P}}$$



Where  $\xi$  is the damping factor, normally can range from 0.5 to 1.

The value of  $L_P$  and  $C_P$  can be measured by:

- Measure the original ringing frequency fRING;
- Add some small capacitance from switch node to ground. Keep increasing capacitance until the ringing frequency is 50% of the original ringing frequency f<sub>RING</sub>, and the capacitance is C<sub>S</sub>, C<sub>P</sub> = 1/(3C<sub>S</sub>);

• 
$$L_P = \frac{1}{C_P \times (2\pi \times f_{RING})^2}$$

To be simplified, a resistor of 10hm ( $R_s$ ) and a capacitor of 2.2nF ( $C_s$ ) can be used. However, notice that larger  $C_s$  results in higher power loss.

#### (4) Radiation from Cables

A longer input or output cables result in poor radiation EMI. So, make the length of input cable and output cable very close to the real application.

#### (5) Ferrite Bead

Ferrite Bead is used in series with the power line. Before using a ferrite bead, you need to consider about the specifications of the bead as follows:

• The frequency characteristics

Make sure that the resistive impedance of the bead is much higher than the reactive impedance in the noise frequency range.

• The rated current

Make sure that the rated current of the bead should be at least 30% higher than the expected maximum current.

• The DC resistance

The DC resistance of the ferrite bead should be as low as possible.

### 3.2. Layout Guidelines

As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switch rise and fall times are very fast. To prevent radiation of high frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling.

The input capacitor needs to be close to inductor L, the  $V_{IN}$  pin and GND pin in order to reduce the input supply ripple. The output capacitor needs to be close to  $V_{OUT}$  pin and GND pin in order to reduce the output supply ripple.

The layout should also be done with well consideration of the thermal as this is a high-power density device. A thermal pad that improves the thermal capabilities of the package should be soldered to the large ground plate, using thermal vias underneath the thermal pad.



## 3.3. Layout Examples







# PACKAGE OUTLINE

ပ



A

A1

| SYMPOL        | М         | ILLIMETE        | ER   |  |
|---------------|-----------|-----------------|------|--|
| SYMBOL        | MIN       | NOM             | MAX  |  |
| Α             | 0.70      | 0.75            | 0.80 |  |
| A1            | —         | 0.01            | 0.05 |  |
| b             | 0.18      | 0.25            | 0.30 |  |
| с             | 0.18      | 0.20            | 0.25 |  |
| D             | 4.40      | 4.50            | 4.60 |  |
| D2            | 3.10      | 3.20            | 3.30 |  |
| <b>D</b> 3    | 3.85REF   |                 |      |  |
| e             | 0. 50BSC  |                 |      |  |
| e1            | 0         | . 75BSC         |      |  |
| e2            | 0         | . 25 <b>BSC</b> |      |  |
| Nd            | 3         | 3. 50BSC        |      |  |
| Е             | 3.40      | 3. 50           | 3.60 |  |
| E2            | 2.10      | 2.20            | 2.30 |  |
| E3            | (         | ). 35REF        |      |  |
| E4            | 0.75REF   |                 |      |  |
| L             | 0.35      | 0.40            | 0.45 |  |
| h             | 0.20 0.25 |                 | 0.30 |  |
| 载体尺寸<br>(mil) | 134*94    |                 |      |  |